| Q.P. C                                                                                              | Code: 19EC0401 <b>R19</b>                                                                                                                                        |            |
|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Reg.                                                                                                | No:                                                                                                                                                              |            |
| SIDDHARTH INSTITUTE OF ENGINEERING & TECHNOLOGY:: PUTTUR                                            |                                                                                                                                                                  |            |
| (AUTONOMOUS)                                                                                        |                                                                                                                                                                  |            |
| B.Tech I Year II Semester Supplementary Examinations July-2021<br>SWITCHING THEORY AND LOGIC DESIGN |                                                                                                                                                                  |            |
| (Electronics and Communication Engineering)                                                         |                                                                                                                                                                  |            |
| Time:                                                                                               | 3 hours Max. Marks: 60                                                                                                                                           |            |
|                                                                                                     | (Answer all Five Units $5 \times 12 = 60$ Marks)<br>UNIT-I                                                                                                       |            |
| 1                                                                                                   | a Perform the following                                                                                                                                          | 8M         |
|                                                                                                     | <ul><li>(i) Subtraction by using 10's complement for the given 3456 - 245.</li><li>(ii) Subtraction by using 2's complement for the given 111001-1010.</li></ul> |            |
|                                                                                                     | <b>b</b> Perform the following using BCD arithmetic(i) $(79)_{10} + (177)_{10}$                                                                                  | <b>4</b> M |
| 2                                                                                                   | <b>OR</b><br><b>a</b> Obtain the Dual of the following Boolean expressions                                                                                       | 6M         |
| 2                                                                                                   | i. AB+A(B+C)+B'(B+D) ii. A+B+A'B'C                                                                                                                               | UIVI       |
|                                                                                                     | <b>b</b> State Duality theorem. List Boolean laws and their Duals.                                                                                               | 6M         |
|                                                                                                     |                                                                                                                                                                  | 1034       |
| 3                                                                                                   | Minimize the given Boolean function $F(A,B,C,D) = \Sigma m(0,1,2,3,6,7,13,15)$ using tabulation method and implement using basic gates.                          | 12M        |
| 4                                                                                                   | <b>OR</b><br><b>a</b> Simplify the Boolean function $F(A,B,C,D)=\sum(1,3,7,11,15)+d(0,2,5)$                                                                      | 6M         |
| -                                                                                                   | <b>b</b> i) SOP of $F(x, y, z) = \Sigma(2, 3, 6, 7)$ .                                                                                                           | 6M         |
|                                                                                                     | ii) Write the advantages of Tabulation method over K-Map method.                                                                                                 |            |
| 5                                                                                                   | a Design & implement BCD to Excess-3 code converter                                                                                                              | 6M         |
|                                                                                                     | <b>b</b> What is multiplexer? Construct 4*1 multiplexer with logic gates and truth table <b>OR</b>                                                               | 6M         |
| 6                                                                                                   | Explain Carry Look Ahead Adder circuit with the help of logic diagram.                                                                                           | 12M        |
|                                                                                                     | UNIT-IV                                                                                                                                                          |            |
| 7                                                                                                   | With a neat sketch explain MOD 6 Johnson counter using D FF.<br>OR                                                                                               | 12M        |
| 8                                                                                                   | a Design D Flip Flop by using SR Flip Flop and draw the timing diagram                                                                                           | 6M         |
|                                                                                                     | <b>b</b> (i)Differentiate a Latch with a Flip flop.                                                                                                              | 6M         |
|                                                                                                     | (ii) Draw the block diagram of sequential circuit using combinational circuit and memory unit.                                                                   |            |
|                                                                                                     | UNIT-V                                                                                                                                                           |            |
| 9                                                                                                   | a Implement the following Boolean function using PLA                                                                                                             | 6M         |
|                                                                                                     | $F(w,x,y,z) = \Sigma m(0,1,3,5,9,13)$                                                                                                                            |            |
|                                                                                                     | <b>b</b> Implement the following Boolean function using PAL<br>$A(w,x,y,z) = \Sigma m(0,2,6,7,8,9,12,13)$                                                        | 6M         |
|                                                                                                     | OR                                                                                                                                                               |            |
| 10                                                                                                  | Given the 8-bit data word 01011011, generate the 12-bit composite word for the hamming code that corrects and detects single errors.                             | 12M        |